RAPIDO 2014 - 6th Workshop on Rapid Simulation and Performance Evaluation Methods and Tools
Topics/Call fo Papers
The focus of the RAPIDO’14 Workshop is on methods and tools for rapid simulation and performance evaluation in embedded and high performance systems design. Given continuous advances in chip technology, it is to be expected that future-generation processors will integrate numerous units on a single die, including multiple processor cores, multiple levels of (shared/private) caches or memories, and multiple dedicated accelerators, which will be glued together through a network on-chip (NoC).
The design space is huge though:
How many cores do we need?
Should we have a homogeneous or a heterogeneous design?
When dynamic reconfiguration must be performed?
How many caches/memories do we need?
How to choose the instruction set(s) for these cores?
What are the best code optimizations for a given application?
How to combine the different metrics (e.g. energy, latency and throughput) into a global search space?
The design space is huge though:
How many cores do we need?
Should we have a homogeneous or a heterogeneous design?
When dynamic reconfiguration must be performed?
How many caches/memories do we need?
How to choose the instruction set(s) for these cores?
What are the best code optimizations for a given application?
How to combine the different metrics (e.g. energy, latency and throughput) into a global search space?
Other CFPs
- 4th International Workshop on Adaptive Self-tuning Computing Systems
- The 2013 'Human Disease Mapping' (HDM) conference
- 11th International Conference on Integration of AI and OR Techniques in Constraint Programming for Combinatorial Optimization Problems
- 11th International Conference on the Design of Cooperative Systems
- 2013 the 3rd International Conference on Mechatronics and Applied Mechanics
Last modified: 2013-09-10 23:26:12